Static Timing Analysis

Project : Moj Bootloader UART
Build Time : 03/30/15 15:05:02
Device : CY8C5868AXI-LP035
Temperature : -40C - 85/125C
VDDA : 5.00
VDDABUF : 5.00
VDDD : 5.00
VDDIO0 : 5.00
VDDIO1 : 5.00
VDDIO2 : 5.00
VDDIO3 : 5.00
VUSB : 5.00
Voltage : 5.0
Expand All | Collapse All | Show All Paths | Hide All Paths
+ Timing Violation Section
No Timing Violations
+ Clock Summary Section
Clock Domain Nominal Frequency Required Frequency Maximum Frequency Violation
CyILO CyILO 1.000 kHz 1.000 kHz N/A
CyIMO CyIMO 3.000 MHz 3.000 MHz N/A
CyMASTER_CLK CyMASTER_CLK 24.000 MHz 24.000 MHz N/A
UART_IntClock CyMASTER_CLK 153.846 kHz 153.846 kHz 43.885 MHz
CyBUS_CLK CyMASTER_CLK 24.000 MHz 24.000 MHz 52.787 MHz
CyPLL_OUT CyPLL_OUT 24.000 MHz 24.000 MHz N/A
+ Register to Register Section
+ Setup Subsection
Path Delay Requirement : 41.6667ns(24 MHz)
Affects clock : CyMASTER_CLK
Source Destination FMax Delay (ns) Slack (ns) Violation
Rx_1(0)/fb \UART:BUART:sRX:RxShifter:u0\/route_si 52.787 MHz 18.944 22.723
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_postpoll\/main_1 5.988
macrocell10 U(0,4) 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/main_1 \UART:BUART:rx_postpoll\/q 3.350
Route 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/q \UART:BUART:sRX:RxShifter:u0\/route_si 2.291
datapathcell1 U(0,4) 1 \UART:BUART:sRX:RxShifter:u0\ SETUP 5.210
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_state_0\/main_9 79.821 MHz 12.528 29.139
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_state_0\/main_9 6.913
macrocell11 U(0,3) 1 \UART:BUART:rx_state_0\ SETUP 3.510
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_last\/main_0 86.185 MHz 11.603 30.064
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_last\/main_0 5.988
macrocell8 U(0,4) 1 \UART:BUART:rx_last\ SETUP 3.510
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_state_2\/main_8 86.185 MHz 11.603 30.064
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_state_2\/main_8 5.988
macrocell12 U(0,4) 1 \UART:BUART:rx_state_2\ SETUP 3.510
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:pollcount_0\/main_2 90.992 MHz 10.990 30.677
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:pollcount_0\/main_2 5.375
macrocell3 U(0,5) 1 \UART:BUART:pollcount_0\ SETUP 3.510
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:pollcount_1\/main_3 91.116 MHz 10.975 30.692
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:pollcount_1\/main_3 5.360
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ SETUP 3.510
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_status_3\/main_6 91.116 MHz 10.975 30.692
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_status_3\/main_6 5.360
macrocell15 U(0,5) 1 \UART:BUART:rx_status_3\ SETUP 3.510
Clock Skew 0.000
Path Delay Requirement : 6500ns(153.846 kHz)
Source Destination FMax Delay (ns) Slack (ns) Violation
\UART:BUART:tx_bitclk\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 43.885 MHz 22.787 6477.213
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell18 U(1,4) 1 \UART:BUART:tx_bitclk\ \UART:BUART:tx_bitclk\/clock_0 \UART:BUART:tx_bitclk\/q 1.250
Route 1 \UART:BUART:tx_bitclk\ \UART:BUART:tx_bitclk\/q \UART:BUART:counter_load_not\/main_3 4.374
macrocell2 U(1,4) 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/main_3 \UART:BUART:counter_load_not\/q 3.350
Route 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 2.293
datapathcell3 U(1,4) 1 \UART:BUART:sTX:sCLOCK:TxBitClkGen\ SETUP 11.520
Clock Skew 0.000
\UART:BUART:tx_state_1\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 43.917 MHz 22.770 6477.230
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell21 U(1,3) 1 \UART:BUART:tx_state_1\ \UART:BUART:tx_state_1\/clock_0 \UART:BUART:tx_state_1\/q 1.250
Route 1 \UART:BUART:tx_state_1\ \UART:BUART:tx_state_1\/q \UART:BUART:counter_load_not\/main_0 4.357
macrocell2 U(1,4) 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/main_0 \UART:BUART:counter_load_not\/q 3.350
Route 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 2.293
datapathcell3 U(1,4) 1 \UART:BUART:sTX:sCLOCK:TxBitClkGen\ SETUP 11.520
Clock Skew 0.000
\UART:BUART:tx_state_2\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 45.312 MHz 22.069 6477.931
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell22 U(1,3) 1 \UART:BUART:tx_state_2\ \UART:BUART:tx_state_2\/clock_0 \UART:BUART:tx_state_2\/q 1.250
Route 1 \UART:BUART:tx_state_2\ \UART:BUART:tx_state_2\/q \UART:BUART:counter_load_not\/main_2 3.656
macrocell2 U(1,4) 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/main_2 \UART:BUART:counter_load_not\/q 3.350
Route 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 2.293
datapathcell3 U(1,4) 1 \UART:BUART:sTX:sCLOCK:TxBitClkGen\ SETUP 11.520
Clock Skew 0.000
\UART:BUART:tx_state_0\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 46.909 MHz 21.318 6478.682
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell20 U(1,4) 1 \UART:BUART:tx_state_0\ \UART:BUART:tx_state_0\/clock_0 \UART:BUART:tx_state_0\/q 1.250
Route 1 \UART:BUART:tx_state_0\ \UART:BUART:tx_state_0\/q \UART:BUART:counter_load_not\/main_1 2.905
macrocell2 U(1,4) 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/main_1 \UART:BUART:counter_load_not\/q 3.350
Route 1 \UART:BUART:counter_load_not\ \UART:BUART:counter_load_not\/q \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 2.293
datapathcell3 U(1,4) 1 \UART:BUART:sTX:sCLOCK:TxBitClkGen\ SETUP 11.520
Clock Skew 0.000
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cl0_comb \UART:BUART:sTX:TxShifter:u0\/cs_addr_0 48.019 MHz 20.825 6479.175
Type Location Fanout Instance/Net Source Dest Delay (ns)
datapathcell3 U(1,4) 1 \UART:BUART:sTX:sCLOCK:TxBitClkGen\ \UART:BUART:sTX:sCLOCK:TxBitClkGen\/clock \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cl0_comb 5.680
Route 1 \UART:BUART:tx_bitclk_dp\ \UART:BUART:sTX:sCLOCK:TxBitClkGen\/cl0_comb \UART:BUART:tx_bitclk_enable_pre\/main_0 2.587
macrocell19 U(1,4) 1 \UART:BUART:tx_bitclk_enable_pre\ \UART:BUART:tx_bitclk_enable_pre\/main_0 \UART:BUART:tx_bitclk_enable_pre\/q 3.350
Route 1 \UART:BUART:tx_bitclk_enable_pre\ \UART:BUART:tx_bitclk_enable_pre\/q \UART:BUART:sTX:TxShifter:u0\/cs_addr_0 2.918
datapathcell2 U(1,5) 1 \UART:BUART:sTX:TxShifter:u0\ SETUP 6.290
Clock Skew 0.000
\UART:BUART:sRX:RxShifter:u0\/f0_blk_stat_comb \UART:BUART:sRX:RxSts\/status_4 52.521 MHz 19.040 6480.960
Type Location Fanout Instance/Net Source Dest Delay (ns)
datapathcell1 U(0,4) 1 \UART:BUART:sRX:RxShifter:u0\ \UART:BUART:sRX:RxShifter:u0\/clock \UART:BUART:sRX:RxShifter:u0\/f0_blk_stat_comb 5.280
Route 1 \UART:BUART:rx_fifofull\ \UART:BUART:sRX:RxShifter:u0\/f0_blk_stat_comb \UART:BUART:rx_status_4\/main_1 2.918
macrocell16 U(0,3) 1 \UART:BUART:rx_status_4\ \UART:BUART:rx_status_4\/main_1 \UART:BUART:rx_status_4\/q 3.350
Route 1 \UART:BUART:rx_status_4\ \UART:BUART:rx_status_4\/q \UART:BUART:sRX:RxSts\/status_4 5.922
statusicell1 U(0,4) 1 \UART:BUART:sRX:RxSts\ SETUP 1.570
Clock Skew 0.000
\UART:BUART:sTX:TxShifter:u0\/f0_blk_stat_comb \UART:BUART:sTX:TxSts\/status_0 54.912 MHz 18.211 6481.789
Type Location Fanout Instance/Net Source Dest Delay (ns)
datapathcell2 U(1,5) 1 \UART:BUART:sTX:TxShifter:u0\ \UART:BUART:sTX:TxShifter:u0\/clock \UART:BUART:sTX:TxShifter:u0\/f0_blk_stat_comb 5.280
Route 1 \UART:BUART:tx_fifo_empty\ \UART:BUART:sTX:TxShifter:u0\/f0_blk_stat_comb \UART:BUART:tx_status_0\/main_2 5.084
macrocell23 U(1,4) 1 \UART:BUART:tx_status_0\ \UART:BUART:tx_status_0\/main_2 \UART:BUART:tx_status_0\/q 3.350
Route 1 \UART:BUART:tx_status_0\ \UART:BUART:tx_status_0\/q \UART:BUART:sTX:TxSts\/status_0 2.927
statusicell2 U(1,5) 1 \UART:BUART:sTX:TxSts\ SETUP 1.570
Clock Skew 0.000
\UART:BUART:pollcount_0\/q \UART:BUART:sRX:RxShifter:u0\/route_si 57.336 MHz 17.441 6482.559
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell3 U(0,5) 1 \UART:BUART:pollcount_0\ \UART:BUART:pollcount_0\/clock_0 \UART:BUART:pollcount_0\/q 1.250
Route 1 \UART:BUART:pollcount_0\ \UART:BUART:pollcount_0\/q \UART:BUART:rx_postpoll\/main_2 5.340
macrocell10 U(0,4) 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/main_2 \UART:BUART:rx_postpoll\/q 3.350
Route 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/q \UART:BUART:sRX:RxShifter:u0\/route_si 2.291
datapathcell1 U(0,4) 1 \UART:BUART:sRX:RxShifter:u0\ SETUP 5.210
Clock Skew 0.000
\UART:BUART:pollcount_1\/q \UART:BUART:sRX:RxShifter:u0\/route_si 65.295 MHz 15.315 6484.685
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ \UART:BUART:pollcount_1\/clock_0 \UART:BUART:pollcount_1\/q 1.250
Route 1 \UART:BUART:pollcount_1\ \UART:BUART:pollcount_1\/q \UART:BUART:rx_postpoll\/main_0 3.214
macrocell10 U(0,4) 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/main_0 \UART:BUART:rx_postpoll\/q 3.350
Route 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/q \UART:BUART:sRX:RxShifter:u0\/route_si 2.291
datapathcell1 U(0,4) 1 \UART:BUART:sRX:RxShifter:u0\ SETUP 5.210
Clock Skew 0.000
\UART:BUART:tx_bitclk\/q \UART:BUART:sTX:TxSts\/status_0 66.627 MHz 15.009 6484.991
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell18 U(1,4) 1 \UART:BUART:tx_bitclk\ \UART:BUART:tx_bitclk\/clock_0 \UART:BUART:tx_bitclk\/q 1.250
Route 1 \UART:BUART:tx_bitclk\ \UART:BUART:tx_bitclk\/q \UART:BUART:tx_status_0\/main_4 5.912
macrocell23 U(1,4) 1 \UART:BUART:tx_status_0\ \UART:BUART:tx_status_0\/main_4 \UART:BUART:tx_status_0\/q 3.350
Route 1 \UART:BUART:tx_status_0\ \UART:BUART:tx_status_0\/q \UART:BUART:sTX:TxSts\/status_0 2.927
statusicell2 U(1,5) 1 \UART:BUART:sTX:TxSts\ SETUP 1.570
Clock Skew 0.000
+ Hold Subsection
Source Destination Slack (ns) Violation
Rx_1(0)/fb \UART:BUART:pollcount_1\/main_3 7.465
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:pollcount_1\/main_3 5.360
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ HOLD 0.000
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_status_3\/main_6 7.465
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_status_3\/main_6 5.360
macrocell15 U(0,5) 1 \UART:BUART:rx_status_3\ HOLD 0.000
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:pollcount_0\/main_2 7.480
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:pollcount_0\/main_2 5.375
macrocell3 U(0,5) 1 \UART:BUART:pollcount_0\ HOLD 0.000
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_last\/main_0 8.093
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_last\/main_0 5.988
macrocell8 U(0,4) 1 \UART:BUART:rx_last\ HOLD 0.000
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_state_2\/main_8 8.093
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_state_2\/main_8 5.988
macrocell12 U(0,4) 1 \UART:BUART:rx_state_2\ HOLD 0.000
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:rx_state_0\/main_9 9.018
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_state_0\/main_9 6.913
macrocell11 U(0,3) 1 \UART:BUART:rx_state_0\ HOLD 0.000
Clock Skew 0.000
Rx_1(0)/fb \UART:BUART:sRX:RxShifter:u0\/route_si 13.734
Type Location Fanout Instance/Net Source Dest Delay (ns)
iocell1 P6[0] 1 Rx_1(0) Rx_1(0)/in_clock Rx_1(0)/fb 2.105
Route 1 Net_7 Rx_1(0)/fb \UART:BUART:rx_postpoll\/main_1 5.988
macrocell10 U(0,4) 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/main_1 \UART:BUART:rx_postpoll\/q 3.350
Route 1 \UART:BUART:rx_postpoll\ \UART:BUART:rx_postpoll\/q \UART:BUART:sRX:RxShifter:u0\/route_si 2.291
datapathcell1 U(0,4) 1 \UART:BUART:sRX:RxShifter:u0\ HOLD 0.000
Clock Skew 0.000
Source Destination Slack (ns) Violation
\UART:BUART:rx_status_3\/q \UART:BUART:sRX:RxSts\/status_3 2.152
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell15 U(0,5) 1 \UART:BUART:rx_status_3\ \UART:BUART:rx_status_3\/clock_0 \UART:BUART:rx_status_3\/q 1.250
Route 1 \UART:BUART:rx_status_3\ \UART:BUART:rx_status_3\/q \UART:BUART:sRX:RxSts\/status_3 2.902
statusicell1 U(0,4) 1 \UART:BUART:sRX:RxSts\ HOLD -2.000
Clock Skew 0.000
\UART:BUART:pollcount_1\/q \UART:BUART:pollcount_1\/main_2 3.537
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ \UART:BUART:pollcount_1\/clock_0 \UART:BUART:pollcount_1\/q 1.250
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ \UART:BUART:pollcount_1\/q \UART:BUART:pollcount_1\/main_2 2.287
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:pollcount_1\/q \UART:BUART:rx_status_3\/main_5 3.537
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell4 U(0,5) 1 \UART:BUART:pollcount_1\ \UART:BUART:pollcount_1\/clock_0 \UART:BUART:pollcount_1\/q 1.250
Route 1 \UART:BUART:pollcount_1\ \UART:BUART:pollcount_1\/q \UART:BUART:rx_status_3\/main_5 2.287
macrocell15 U(0,5) 1 \UART:BUART:rx_status_3\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:rx_state_2\/q \UART:BUART:rx_state_2\/main_4 3.544
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell12 U(0,4) 1 \UART:BUART:rx_state_2\ \UART:BUART:rx_state_2\/clock_0 \UART:BUART:rx_state_2\/q 1.250
macrocell12 U(0,4) 1 \UART:BUART:rx_state_2\ \UART:BUART:rx_state_2\/q \UART:BUART:rx_state_2\/main_4 2.294
macrocell12 U(0,4) 1 \UART:BUART:rx_state_2\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:rx_last\/q \UART:BUART:rx_state_2\/main_9 3.553
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell8 U(0,4) 1 \UART:BUART:rx_last\ \UART:BUART:rx_last\/clock_0 \UART:BUART:rx_last\/q 1.250
Route 1 \UART:BUART:rx_last\ \UART:BUART:rx_last\/q \UART:BUART:rx_state_2\/main_9 2.303
macrocell12 U(0,4) 1 \UART:BUART:rx_state_2\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:tx_state_2\/q \UART:BUART:tx_state_1\/main_2 3.828
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell22 U(1,3) 1 \UART:BUART:tx_state_2\ \UART:BUART:tx_state_2\/clock_0 \UART:BUART:tx_state_2\/q 1.250
Route 1 \UART:BUART:tx_state_2\ \UART:BUART:tx_state_2\/q \UART:BUART:tx_state_1\/main_2 2.578
macrocell21 U(1,3) 1 \UART:BUART:tx_state_1\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:tx_state_2\/q \UART:BUART:tx_state_2\/main_2 3.829
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell22 U(1,3) 1 \UART:BUART:tx_state_2\ \UART:BUART:tx_state_2\/clock_0 \UART:BUART:tx_state_2\/q 1.250
macrocell22 U(1,3) 1 \UART:BUART:tx_state_2\ \UART:BUART:tx_state_2\/q \UART:BUART:tx_state_2\/main_2 2.579
macrocell22 U(1,3) 1 \UART:BUART:tx_state_2\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:rx_bitclk_enable\/q \UART:BUART:rx_status_3\/main_2 3.887
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell6 U(0,5) 1 \UART:BUART:rx_bitclk_enable\ \UART:BUART:rx_bitclk_enable\/clock_0 \UART:BUART:rx_bitclk_enable\/q 1.250
Route 1 \UART:BUART:rx_bitclk_enable\ \UART:BUART:rx_bitclk_enable\/q \UART:BUART:rx_status_3\/main_2 2.637
macrocell15 U(0,5) 1 \UART:BUART:rx_status_3\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:tx_state_1\/q \UART:BUART:tx_state_2\/main_0 4.017
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell21 U(1,3) 1 \UART:BUART:tx_state_1\ \UART:BUART:tx_state_1\/clock_0 \UART:BUART:tx_state_1\/q 1.250
Route 1 \UART:BUART:tx_state_1\ \UART:BUART:tx_state_1\/q \UART:BUART:tx_state_2\/main_0 2.767
macrocell22 U(1,3) 1 \UART:BUART:tx_state_2\ HOLD 0.000
Clock Skew 0.000
\UART:BUART:tx_state_1\/q \UART:BUART:tx_state_1\/main_0 4.035
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell21 U(1,3) 1 \UART:BUART:tx_state_1\ \UART:BUART:tx_state_1\/clock_0 \UART:BUART:tx_state_1\/q 1.250
macrocell21 U(1,3) 1 \UART:BUART:tx_state_1\ \UART:BUART:tx_state_1\/q \UART:BUART:tx_state_1\/main_0 2.785
macrocell21 U(1,3) 1 \UART:BUART:tx_state_1\ HOLD 0.000
Clock Skew 0.000
+ Clock To Output Section
+ UART_IntClock
Source Destination Delay (ns)
\UART:BUART:txn\/q Tx_1(0)_PAD 30.886
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell25 U(1,5) 1 \UART:BUART:txn\ \UART:BUART:txn\/clock_0 \UART:BUART:txn\/q 1.250
Route 1 \UART:BUART:txn\ \UART:BUART:txn\/q Net_2/main_0 4.193
macrocell1 U(0,5) 1 Net_2 Net_2/main_0 Net_2/q 3.350
Route 1 Net_2 Net_2/q Tx_1(0)/pin_input 6.367
iocell2 P6[6] 1 Tx_1(0) Tx_1(0)/pin_input Tx_1(0)/pad_out 15.726
Route 1 Tx_1(0)_PAD Tx_1(0)/pad_out Tx_1(0)_PAD 0.000
Clock Clock path delay 0.000