\UART:BUART:tx_bitclk\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
43.885 MHz |
22.787 |
6477.213 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell18 |
U(1,4) |
1 |
\UART:BUART:tx_bitclk\ |
\UART:BUART:tx_bitclk\/clock_0 |
\UART:BUART:tx_bitclk\/q |
1.250 |
Route |
|
1 |
\UART:BUART:tx_bitclk\ |
\UART:BUART:tx_bitclk\/q |
\UART:BUART:counter_load_not\/main_3 |
4.374 |
macrocell2 |
U(1,4) |
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/main_3 |
\UART:BUART:counter_load_not\/q |
3.350 |
Route |
|
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
2.293 |
datapathcell3 |
U(1,4) |
1 |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\ |
|
SETUP |
11.520 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:tx_state_1\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
43.917 MHz |
22.770 |
6477.230 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell21 |
U(1,3) |
1 |
\UART:BUART:tx_state_1\ |
\UART:BUART:tx_state_1\/clock_0 |
\UART:BUART:tx_state_1\/q |
1.250 |
Route |
|
1 |
\UART:BUART:tx_state_1\ |
\UART:BUART:tx_state_1\/q |
\UART:BUART:counter_load_not\/main_0 |
4.357 |
macrocell2 |
U(1,4) |
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/main_0 |
\UART:BUART:counter_load_not\/q |
3.350 |
Route |
|
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
2.293 |
datapathcell3 |
U(1,4) |
1 |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\ |
|
SETUP |
11.520 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:tx_state_2\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
45.312 MHz |
22.069 |
6477.931 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell22 |
U(1,3) |
1 |
\UART:BUART:tx_state_2\ |
\UART:BUART:tx_state_2\/clock_0 |
\UART:BUART:tx_state_2\/q |
1.250 |
Route |
|
1 |
\UART:BUART:tx_state_2\ |
\UART:BUART:tx_state_2\/q |
\UART:BUART:counter_load_not\/main_2 |
3.656 |
macrocell2 |
U(1,4) |
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/main_2 |
\UART:BUART:counter_load_not\/q |
3.350 |
Route |
|
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
2.293 |
datapathcell3 |
U(1,4) |
1 |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\ |
|
SETUP |
11.520 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:tx_state_0\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
46.909 MHz |
21.318 |
6478.682 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell20 |
U(1,4) |
1 |
\UART:BUART:tx_state_0\ |
\UART:BUART:tx_state_0\/clock_0 |
\UART:BUART:tx_state_0\/q |
1.250 |
Route |
|
1 |
\UART:BUART:tx_state_0\ |
\UART:BUART:tx_state_0\/q |
\UART:BUART:counter_load_not\/main_1 |
2.905 |
macrocell2 |
U(1,4) |
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/main_1 |
\UART:BUART:counter_load_not\/q |
3.350 |
Route |
|
1 |
\UART:BUART:counter_load_not\ |
\UART:BUART:counter_load_not\/q |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cs_addr_0 |
2.293 |
datapathcell3 |
U(1,4) |
1 |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\ |
|
SETUP |
11.520 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cl0_comb |
\UART:BUART:sTX:TxShifter:u0\/cs_addr_0 |
48.019 MHz |
20.825 |
6479.175 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell3 |
U(1,4) |
1 |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\ |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/clock |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cl0_comb |
5.680 |
Route |
|
1 |
\UART:BUART:tx_bitclk_dp\ |
\UART:BUART:sTX:sCLOCK:TxBitClkGen\/cl0_comb |
\UART:BUART:tx_bitclk_enable_pre\/main_0 |
2.587 |
macrocell19 |
U(1,4) |
1 |
\UART:BUART:tx_bitclk_enable_pre\ |
\UART:BUART:tx_bitclk_enable_pre\/main_0 |
\UART:BUART:tx_bitclk_enable_pre\/q |
3.350 |
Route |
|
1 |
\UART:BUART:tx_bitclk_enable_pre\ |
\UART:BUART:tx_bitclk_enable_pre\/q |
\UART:BUART:sTX:TxShifter:u0\/cs_addr_0 |
2.918 |
datapathcell2 |
U(1,5) |
1 |
\UART:BUART:sTX:TxShifter:u0\ |
|
SETUP |
6.290 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:sRX:RxShifter:u0\/f0_blk_stat_comb |
\UART:BUART:sRX:RxSts\/status_4 |
52.521 MHz |
19.040 |
6480.960 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell1 |
U(0,4) |
1 |
\UART:BUART:sRX:RxShifter:u0\ |
\UART:BUART:sRX:RxShifter:u0\/clock |
\UART:BUART:sRX:RxShifter:u0\/f0_blk_stat_comb |
5.280 |
Route |
|
1 |
\UART:BUART:rx_fifofull\ |
\UART:BUART:sRX:RxShifter:u0\/f0_blk_stat_comb |
\UART:BUART:rx_status_4\/main_1 |
2.918 |
macrocell16 |
U(0,3) |
1 |
\UART:BUART:rx_status_4\ |
\UART:BUART:rx_status_4\/main_1 |
\UART:BUART:rx_status_4\/q |
3.350 |
Route |
|
1 |
\UART:BUART:rx_status_4\ |
\UART:BUART:rx_status_4\/q |
\UART:BUART:sRX:RxSts\/status_4 |
5.922 |
statusicell1 |
U(0,4) |
1 |
\UART:BUART:sRX:RxSts\ |
|
SETUP |
1.570 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:sTX:TxShifter:u0\/f0_blk_stat_comb |
\UART:BUART:sTX:TxSts\/status_0 |
54.912 MHz |
18.211 |
6481.789 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell2 |
U(1,5) |
1 |
\UART:BUART:sTX:TxShifter:u0\ |
\UART:BUART:sTX:TxShifter:u0\/clock |
\UART:BUART:sTX:TxShifter:u0\/f0_blk_stat_comb |
5.280 |
Route |
|
1 |
\UART:BUART:tx_fifo_empty\ |
\UART:BUART:sTX:TxShifter:u0\/f0_blk_stat_comb |
\UART:BUART:tx_status_0\/main_2 |
5.084 |
macrocell23 |
U(1,4) |
1 |
\UART:BUART:tx_status_0\ |
\UART:BUART:tx_status_0\/main_2 |
\UART:BUART:tx_status_0\/q |
3.350 |
Route |
|
1 |
\UART:BUART:tx_status_0\ |
\UART:BUART:tx_status_0\/q |
\UART:BUART:sTX:TxSts\/status_0 |
2.927 |
statusicell2 |
U(1,5) |
1 |
\UART:BUART:sTX:TxSts\ |
|
SETUP |
1.570 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:pollcount_0\/q |
\UART:BUART:sRX:RxShifter:u0\/route_si |
57.336 MHz |
17.441 |
6482.559 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell3 |
U(0,5) |
1 |
\UART:BUART:pollcount_0\ |
\UART:BUART:pollcount_0\/clock_0 |
\UART:BUART:pollcount_0\/q |
1.250 |
Route |
|
1 |
\UART:BUART:pollcount_0\ |
\UART:BUART:pollcount_0\/q |
\UART:BUART:rx_postpoll\/main_2 |
5.340 |
macrocell10 |
U(0,4) |
1 |
\UART:BUART:rx_postpoll\ |
\UART:BUART:rx_postpoll\/main_2 |
\UART:BUART:rx_postpoll\/q |
3.350 |
Route |
|
1 |
\UART:BUART:rx_postpoll\ |
\UART:BUART:rx_postpoll\/q |
\UART:BUART:sRX:RxShifter:u0\/route_si |
2.291 |
datapathcell1 |
U(0,4) |
1 |
\UART:BUART:sRX:RxShifter:u0\ |
|
SETUP |
5.210 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:pollcount_1\/q |
\UART:BUART:sRX:RxShifter:u0\/route_si |
65.295 MHz |
15.315 |
6484.685 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell4 |
U(0,5) |
1 |
\UART:BUART:pollcount_1\ |
\UART:BUART:pollcount_1\/clock_0 |
\UART:BUART:pollcount_1\/q |
1.250 |
Route |
|
1 |
\UART:BUART:pollcount_1\ |
\UART:BUART:pollcount_1\/q |
\UART:BUART:rx_postpoll\/main_0 |
3.214 |
macrocell10 |
U(0,4) |
1 |
\UART:BUART:rx_postpoll\ |
\UART:BUART:rx_postpoll\/main_0 |
\UART:BUART:rx_postpoll\/q |
3.350 |
Route |
|
1 |
\UART:BUART:rx_postpoll\ |
\UART:BUART:rx_postpoll\/q |
\UART:BUART:sRX:RxShifter:u0\/route_si |
2.291 |
datapathcell1 |
U(0,4) |
1 |
\UART:BUART:sRX:RxShifter:u0\ |
|
SETUP |
5.210 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\UART:BUART:tx_bitclk\/q |
\UART:BUART:sTX:TxSts\/status_0 |
66.627 MHz |
15.009 |
6484.991 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell18 |
U(1,4) |
1 |
\UART:BUART:tx_bitclk\ |
\UART:BUART:tx_bitclk\/clock_0 |
\UART:BUART:tx_bitclk\/q |
1.250 |
Route |
|
1 |
\UART:BUART:tx_bitclk\ |
\UART:BUART:tx_bitclk\/q |
\UART:BUART:tx_status_0\/main_4 |
5.912 |
macrocell23 |
U(1,4) |
1 |
\UART:BUART:tx_status_0\ |
\UART:BUART:tx_status_0\/main_4 |
\UART:BUART:tx_status_0\/q |
3.350 |
Route |
|
1 |
\UART:BUART:tx_status_0\ |
\UART:BUART:tx_status_0\/q |
\UART:BUART:sTX:TxSts\/status_0 |
2.927 |
statusicell2 |
U(1,5) |
1 |
\UART:BUART:sTX:TxSts\ |
|
SETUP |
1.570 |
Clock |
|
|
|
|
Skew |
0.000 |
|